2013 新書(shū):Multicore Systems On-Chip second edition

發(fā)布時(shí)間:2014-7-3 14:36    發(fā)布者:看門(mén)狗
關(guān)鍵詞: 多核
作  者:
Abderazek Ben Abdallah 著(zhù)
出 版 社:
Atlantis Press
出版時(shí)間:
2013-06-12

System on chips designs have evolved from fairly simple unicore,single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon.To meet high computational demands posed by latest consumer electronic devices,most current systems are based on such paradigm,which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling.By splitting a set of tasks among multiple processor cores,the operating frequency necessary for each core can be reduced,allowing to reduce the voltage on each core.Because dynamic power is proportional to the frequency and to the square of the voltage,we get a big gain,even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load,the main challenges lie in efficient memory hierarchy,scalable system interconnect,new programming paradigms,and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications.To decide on the lowest cost mix of cores,designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures.In addition,to connect the heterogeneous cores,the architecture requires high performance complex communication architectures and efficient communication protocols,such as hierarchical bus,point-to-point connection,or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later.This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.



Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB)

本文地址:http://selenalain.com/thread-130530-1-1.html     【打印本頁(yè)】

本站部分文章為轉載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀(guān)點(diǎn)和對其真實(shí)性負責;文章版權歸原作者及原出處所有,如涉及作品內容、版權和其它問(wèn)題,我們將根據著(zhù)作權人的要求,第一時(shí)間更正或刪除。
rinllow6 發(fā)表于 2014-7-7 14:41:36
謝謝。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。。!
jimcmwang 發(fā)表于 2014-11-14 14:11:46
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數: 10)
jimcmwang 發(fā)表于 2017-11-30 17:54:01
Multicore Systems On-Chip_ Practical Software_Hardware Design.pdf (14.17 MB, 下載次數: 27)

您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點(diǎn)地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復 返回頂部 返回列表
午夜高清国产拍精品福利|亚洲色精品88色婷婷七月丁香|91久久精品无码一区|99久久国语露脸精品|动漫卡通亚洲综合专区48页