Full-Chip Nanometer Routing Techniques

發(fā)布時(shí)間:2012-4-24 14:02    發(fā)布者:看門(mén)狗
關(guān)鍵詞: 信號完整性 , 走線(xiàn)
Full-Chip Nanometer Routing Techniques
Series: Analog Circuits and Signal Processing
Ho, Tsung-Yi, Chang, Yao-Wen, Chen, Sao-Jie
2007, XIV, 102 p., Hardcover
ISBN: 978-1-4020-6194-3

About this book
As Moore's Law continues unencumbered into the nanometer era, chips are reaching 1000 M gates in size, process geometries have shrunk to 90 nm and below, and engineers have to face compounded design complexity with every new design. These nanometer-scale designs require a new generation of physics-aware and manufacturing-aware routing. At 90 nm and below, there are so many signal-integrity issues that design teams cannot manually correct them all. At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

Written for:
Graduate level students and professionals in the area of physical design, Computer-Aided Design, VLSI design and digital design

Full-Chip Nanometer Routing Techniques.pdf (7.99 MB)
本文地址:http://selenalain.com/thread-90715-1-1.html     【打印本頁(yè)】

本站部分文章為轉載或網(wǎng)友發(fā)布,目的在于傳遞和分享信息,并不代表本網(wǎng)贊同其觀(guān)點(diǎn)和對其真實(shí)性負責;文章版權歸原作者及原出處所有,如涉及作品內容、版權和其它問(wèn)題,我們將根據著(zhù)作權人的要求,第一時(shí)間更正或刪除。
rinllow6 發(fā)表于 2012-4-24 23:07:03
謝謝!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
rinllow6 發(fā)表于 2012-4-26 12:20:59
謝謝!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
daizhi1970 發(fā)表于 2012-8-6 05:40:56
O(∩_∩)O謝謝
daizhi1970 發(fā)表于 2012-8-6 05:40:59
O(∩_∩)O謝謝
daizhi1970 發(fā)表于 2012-8-8 09:49:06
O(∩_∩)O謝謝
jimcmwang 發(fā)表于 2019-6-3 09:13:01
Full-Chip Nanometer Routing Techniques.pdf (7.99 MB, 下載次數: 13)
您需要登錄后才可以發(fā)表評論 登錄 | 立即注冊

相關(guān)視頻

關(guān)于我們  -  服務(wù)條款  -  使用指南  -  站點(diǎn)地圖  -  友情鏈接  -  聯(lián)系我們
電子工程網(wǎng) © 版權所有   京ICP備16069177號 | 京公網(wǎng)安備11010502021702
快速回復 返回頂部 返回列表
午夜高清国产拍精品福利|亚洲色精品88色婷婷七月丁香|91久久精品无码一区|99久久国语露脸精品|动漫卡通亚洲综合专区48页